Senior Staff DV/UVM Manager

Overview

On Site
USD 151,900.00 - 224,780.00 per year
Full Time

Skills

Data
Cloud computing
Innovation
IMPACT
Semiconductors
Artificial intelligence
ASIC
Manufacturing
2.5D
3D computer graphics
Expect
RTL
Design
Intellectual property
IP
IO
Integrated circuit
Leadership
Interfaces
Operations
Planning
Due diligence
RMA
Drive testing
Organized
Computer science
Electrical engineering
SystemVerilog
UVM
Test plans
Code coverage
Test cases
Debugging
System on a chip
Management
DV
DDR SDRAM
DFT
Mentorship
IBM Cognos TM1
Finance
Help desk

Job Details

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

The Custom and Compute Business Unit in Marvell is a world leader in advanced node semiconductor engineering. The team is developing high core-count AI compute platforms, 5G and 6G acceleration silicon, and custom ASIC designs for industry leading customers. Designs are large, complex, and challenge current design and manufacturing limits. Multi-die, 2.5D and 3D designs guarantee that Marvell remains at the forefront, delivering the highest and most integrated solutions that customers require.

What You Can Expect

The Boise, ID team is looking for a Senior Staff DFT Manager. This manager will oversee various DFT related activities.

  • Design verification of DFT IP inserted at RTL level. This verification effort is UVM based.
  • Design verification at block level of various DFT team owned IP.
  • ATE functional pattern development.
  • ATE bring-up activities.
  • Architecture discussions.
  • High-speed IO, DDR, chip to chip,

The ideal candidate for this role has a strong background in UVM based verification, has experience with DFT, and can manage a team of 4 to 6 engineers. If lacking management experience, consideration will be given to a candidate with a history of technically leading small teams.

This role interfaces across the company with other leads, Operations, and Planning. Areas of interest include strong planning skills, strong management ethics, experience dealing with project complications and setbacks, experience dealing with projects that change direction, experience dealing with large designs where the pre-tapeout due diligence is significant, experience dealing with complicated ATE bring-up at both at both wafer and package, RMA knowledge, system to ATE correlation, and understanding DFT architecture sufficient to drive test case development. The work area is broad, and the pace is quick. The ideal candidate is highly organized and able to fall back on best practices to motivate a team and keep projects on schedule.

What We're Looking For

  • Bachelor's degree in Computer Science, Electrical Engineering or related fields and 5-10 years of related professional experience, or Master's degree and/or PhD in Computer Science, Electrical Engineering or related fields with 3-5 years of experience.
  • Have 3+ years of DV/UVM related experience.
  • Have 3+ years of DFT related experience.
  • Have 2+ years of DV or DFT related management experience.
  • Experience in one or more of the following required: System Verilog, UVM, Verification Test Plans, Coverage Driven Verification, Code Coverage, verification environments, test case simulation and debug.
  • Technical competency should include block and SOC level verification experience.
  • Role requires managing engineers working DV, pattern generation, and other assignments.
  • DFT is a broad field. Exposure to various areas of DFT is a plus. The candidate may have had exposure to memory BIST as part of a verification assignment. The candidate may have verified a DDR sub-system and later had to deliver patterns for the ATE. There are several ways to have attained DFT experience and all will be considered.
  • Show a pattern of greater and greater responsibility, including complete ownership of an activity.
  • Demonstrate an ability to mentor junior engineers, devising ways and methods to enable them to grow in their careers.
  • Demonstrate an ability to innovate to stay on schedule.

#LI-TM1

Expected Base Pay Range (USD)
151,900 - 224,780, $ per annum

The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements
At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

This role is eligible for our hybrid work model in which you will be able to split time between working from home and on-site in a Marvell office.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.