Overview
On Site
Contract - W2
Skills
Computer Hardware
Research and Development
ACL
IPS
Project Implementation
Scratch
Productivity
Test Plans
Presentations
Gap Analysis
System On A Chip
Intellectual Property
IP
Physical Data Model
Debugging
SIM
ROOT
Electrical Engineering
Computer Engineering
SystemVerilog
UVM
ARM
AXI
Git
Version Control
Unix
Perl
Python
Scripting
Communication
Formal Verification
Job Details
Job Description
ONSITE - San Jose, CA or Austin, TX
Summary
We are currently looking for exceptional hardware verification engineers to join our System IP team in our Austin, TX R & D Center (SARC) and our Advanced Computing Lab (ACL) in San Jose, CA.
System IP team develops proprietary coherent interconnect and memory controller IPs deployed in many high-volume products.
Job Description
As a Senior Staff System IP Design Verification Contractor you will contribute to the functional verification of System IP including coherent interconnect and caches. This is a technical individual contributor role with heavily involved hands-on project execution. A strong background in Design Verification and hands-on experience with both block-level and top-level is required to be successful in this role.
Key responsibilities include:
Architecting and building re-usable testbenches right from scratch
Proposing and driving best practices/methodologies/automation that can improve productivity
Owning key features and timely execution of tasks as per milestones
Experience with GLS [gate level simulation]
Creating test plans as per spec and presenting to various stakeholders
Working with designers to resolve any spec issues
Creating test benches, verification environments, stimulus, tests
Collaborating with designers to verify the correctness of a design feature, and resolve fails
Developing assertions, checkers, covergroups, Systemverilog constraints
Debugging and root causing functional fails from regressions
Analyzing code and functional coverage results, performing gap analysis
Working with SoC team to debug functional fails during IP bringup and feature execution
Collaborating with Physical design teams, running and debugging gate-level simulations
Collaborating with Performance verification teams to help with co-sim TB bringup
Bringup power-aware verification with UPF
Helping with Silicon bringup and root causing fails
Minimum requirements:
Phd/MS/BS in Electrical or Computer Engineering
12+ years industry experience in a design verification role
Expert hands-on coding skills in Testbench, Stimulus, checkers development, coverage closure.
Experience with System Verilog, UVM or equivalent
Knowledge of ARM protocols or equivalent protocols - CHI, AXI, ACElite, APB
Experience with Git version control, Unix/Perl/Python scripting
Good written and verbal communication skills
Experience with GLS, power vector generation
Formal verification skills will be a plus
Combined experience with coherent interconnect, caches and LPDDR memory controllers will be a plus
ONSITE - San Jose, CA or Austin, TX
Summary
We are currently looking for exceptional hardware verification engineers to join our System IP team in our Austin, TX R & D Center (SARC) and our Advanced Computing Lab (ACL) in San Jose, CA.
System IP team develops proprietary coherent interconnect and memory controller IPs deployed in many high-volume products.
Job Description
As a Senior Staff System IP Design Verification Contractor you will contribute to the functional verification of System IP including coherent interconnect and caches. This is a technical individual contributor role with heavily involved hands-on project execution. A strong background in Design Verification and hands-on experience with both block-level and top-level is required to be successful in this role.
Key responsibilities include:
Architecting and building re-usable testbenches right from scratch
Proposing and driving best practices/methodologies/automation that can improve productivity
Owning key features and timely execution of tasks as per milestones
Experience with GLS [gate level simulation]
Creating test plans as per spec and presenting to various stakeholders
Working with designers to resolve any spec issues
Creating test benches, verification environments, stimulus, tests
Collaborating with designers to verify the correctness of a design feature, and resolve fails
Developing assertions, checkers, covergroups, Systemverilog constraints
Debugging and root causing functional fails from regressions
Analyzing code and functional coverage results, performing gap analysis
Working with SoC team to debug functional fails during IP bringup and feature execution
Collaborating with Physical design teams, running and debugging gate-level simulations
Collaborating with Performance verification teams to help with co-sim TB bringup
Bringup power-aware verification with UPF
Helping with Silicon bringup and root causing fails
Minimum requirements:
Phd/MS/BS in Electrical or Computer Engineering
12+ years industry experience in a design verification role
Expert hands-on coding skills in Testbench, Stimulus, checkers development, coverage closure.
Experience with System Verilog, UVM or equivalent
Knowledge of ARM protocols or equivalent protocols - CHI, AXI, ACElite, APB
Experience with Git version control, Unix/Perl/Python scripting
Good written and verbal communication skills
Experience with GLS, power vector generation
Formal verification skills will be a plus
Combined experience with coherent interconnect, caches and LPDDR memory controllers will be a plus
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.