Senior Design Verification Engineer

  • San Francisco, CA
  • Posted 2 days ago | Updated 1 day ago

Overview

Hybrid
$180,000+
Full Time

Skills

AMBA
AXI
Artificial Intelligence
Attention To Detail
CPU
Collaboration
Communication
Conflict Resolution
Continuous Improvement
DDR SDRAM
Debugging
Ethernet
FOCUS
Formal Verification
Integrated Circuit
Interfaces
Machine Learning (ML)
Mentorship
PCI Express
Perl
Pivotal
Problem Solving
Python
SPI
Scripting
Semiconductors
System On A Chip
SystemVerilog
Tcl
Teamwork
Test Cases
UVM

Job Details

Hi,
Hope you are doing good,
Role: Senior Design Verification Engineer 
Location: Bay Area, CA (Hybrid)

PCIE protocol experience is a bonus. Any other protocols knowledge is fine.

Skill Set:
GLS, CPU Subsystem, C-SV, UVM hands on experience SOC Level Low power UPF

CXL, PCIE, DDR/LPDDR, Ethernet, AMBA Protocol, QSP, SPI, I2C

Key Responsibilities:

Develop and implement verification plans for complex SoC designs, with a focus on PCIE subsystems.

 

Create and maintain advanced testbenches using System Verilog and UVM (Universal Verification Methodology).

 

Write and execute test cases to verify functional and performance requirements, particularly for PCIE protocols.

 

Debug and resolve functional and performance issues in collaboration with design and architecture teams.

 

Develop and enhance verification environments, including reusable components and checkers for PCIE and related interfaces.

 

Perform coverage-driven verification and ensure coverage closure.

 

Collaborate with cross-functional teams to define verification strategies and methodologies.

 

Mentor junior engineers and contribute to the continuous improvement of verification processes.

 

Qualifications:

8+ years of hands-on experience in SoC design verification, with a strong focus on PCIE protocols.

 

Expertise in System Verilog and UVM (Universal Verification Methodology).

 

In-depth knowledge of PCIE specifications (e.g., PCIE Gen3/Gen4/Gen5) and verification methodologies.

 

Proficiency in developing and debugging complex testbenches and test cases for PCIE subsystems.

 

Experience with coverage-driven verification and achieving coverage closure.

 

Familiarity with AMBA protocols (AXI, AHB, APB) and other industry-standard interfaces.

 

Knowledge of low-power verification techniques and power-aware simulation.

 

Experience with formal verification tools and methodologies is a plus.

 

Strong problem-solving skills and attention to detail.

 

Excellent communication and teamwork skills.

 

Preferred Skills:

Knowledge of scripting languages such as Python, Perl, or Tcl.

 

Familiarity with machine learning accelerators or AI/ML-based SoC designs.

 

Experience with advanced process nodes (e.g., 7nm, 5nm).

 

What We Offer:

Opportunity to work on cutting-edge SoC designs and innovative technologies.

 

Collaborative and inclusive work environment.

 

Competitive compensation and benefits package.

 

Professional growth and development opportunities.

Thanks & Regards,

SR IT Recruiter
Aravind Kumar
Email:
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.